# January 2005



## **Features**

- AS7C4096 (5V version)
- AS7C34096 (3.3V version)
- Industrial and commercial temperature
- Organization: 524,288 words × 8 bits
- Center power and ground pins
- High speed
  - 10/12/15/20 ns address access time
- 5/6/7/8 ns output enable access time
- Low power consumption: ACTIVE
  - 1375 mW (AS7C4096) / max @ 12 ns
  - 576 mW (AS7C34096) / max @ 10 ns

- Low power consumption: STANDBY
  - 110 mW (AS7C4096) / max CMOS
  - 72 mW (AS7C34096) / max CMOS
- Equal access and cycle times
- Easy memory expansion with  $\overline{CE}$ ,  $\overline{OE}$  inputs
- TTL-compatible, three-state I/O
- JEDEC standard packages
- 400 mil 36-pin SOJ
- 44-pin TSOP 2
- ESD protection  $\geq$  2000 volts
- Latch-up current  $\geq 100 \text{ mA}$

# Logic block diagram

# Pin arrangements

36-pin SOJ (400 mil)

44-pin TSOP 2







## **Selection guide**

|                                  |           | -10 | -12 | -15 | -20 | Unit |
|----------------------------------|-----------|-----|-----|-----|-----|------|
| Maximum address access time      |           |     | 12  | 15  | 20  | ns   |
| Maximum outputenable access time |           |     | 6   | 7   | 8   | ns   |
| Maximum operating current        | AS7C4096  | -   | 250 | 220 | 180 | mA   |
| Maximum operating current        | AS7C34096 | 160 | 130 | 110 | 100 | mA   |
| Maximum CMOS standby current     | AS7C4096  | -   | 20  | 20  | 20  | mA   |
| maximum CiviOS standoy current   | AS7C34096 | 20  | 20  | 20  | 20  | mA   |

P. 1 of 9

## **Functional description**

The AS7C4096 and AS7C34096 are high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) devices organized as 524,288 words  $\times$  8 bits. They are designed for memory applications where fast data access, low power, and simple interfacing are desired.

Equal address access and cycle times ( $t_{AA}$ ,  $t_{RC}$ ,  $t_{WC}$ ) of 10/12/15/20 ns with output enable access times ( $t_{OE}$ ) of 5/6/7/8 ns are ideal for high-performance applications. The chip enable input  $\overline{CE}$  permits easy memory expansion with multiple-bank memory systems.

When  $\overline{\text{CE}}$  is high the device enters standby mode. The AS7C4096/AS7C34096 is guaranteed not to exceed 110/72 mW power consumption in CMOS standby mode.

A write cycle is accomplished by asserting write enable ( $\overline{WE}$ ) and chip enable ( $\overline{CE}$ ). Data on the input pins I/O1–I/O8 is written on the rising edge of  $\overline{WE}$  (write cycle 1) or  $\overline{CE}$  (write cycle 2). To avoid bus contention, external devices should drive I/ O pins only after outputs have been disabled with output enable ( $\overline{OE}$ ) or write enable ( $\overline{WE}$ ).

A read cycle is accomplished by asserting output enable ( $\overline{OE}$ ) and chip enable ( $\overline{CE}$ ), with write enable ( $\overline{WE}$ ) high. The chip drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

All chip inputs and outputs are TTL-compatible, and operation is from either a single 5V(AS7C4096) or 3.3V(AS7C34096) supply. Both devices are available in the JEDEC standard 400-mil 36-pin SOJ and 44-pin TSOP 2 packages.

| Parameter                                  | Device    | Symbol            | Min  | Max                  | Unit |
|--------------------------------------------|-----------|-------------------|------|----------------------|------|
| Voltage on V <sub>CC</sub> relative to GND | AS7C4096  | V <sub>t1</sub>   | -1   | +7.0                 | V    |
| voltage on vec relative to GIVD            | AS7C34096 | V <sub>t1</sub>   | -0.5 | +5.0                 | V    |
| Voltage on any pin relative to GND         |           | V <sub>t2</sub>   | -0.5 | V <sub>CC</sub> +0.5 | V    |
| Power dissipation                          |           | P <sub>D</sub>    | _    | 1.0                  | W    |
| Storage temperature                        |           | T <sub>stg</sub>  | -65  | +150                 | °C   |
| Temperature with V <sub>CC</sub> applied   |           | T <sub>bias</sub> | -55  | +125                 | °C   |
| DC current unto output (low)               |           | I <sub>OUT</sub>  | -    | 20                   | mA   |

### **Absolute maximum ratings**

NOTE: Stresses greater than those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Truth table**

| CE | WE | OE | Data             | Mode                                          |
|----|----|----|------------------|-----------------------------------------------|
| Н  | Х  | Х  | High Z           | Standby (I <sub>SB</sub> , I <sub>SB1</sub> ) |
| L  | Н  | Н  | High Z           | Output disable (I <sub>CC</sub> )             |
| L  | Н  | L  | D <sub>OUT</sub> | Read (I <sub>CC</sub> )                       |
| L  | L  | Х  | D <sub>IN</sub>  | Write (I <sub>CC</sub> )                      |

Key: X = Don't care, L = Low, H = High



# **Recommended operating condition**

| Parame                                               | ter | Device    | Symbol                       | Min  | Nominal | Max            | Unit |
|------------------------------------------------------|-----|-----------|------------------------------|------|---------|----------------|------|
|                                                      |     | AS7C4096  | V <sub>CC</sub> (12/15/20)   | 4.5  | 5.0     | 5.5            | V    |
| Supply voltage                                       |     | AS7C34096 | V <sub>CC</sub> (10)         | 3.15 | 3.30    | 3.6            | V    |
|                                                      |     | AS7C34096 | V <sub>CC</sub> (12/15/20)   | 3.0  | 3.3     | 3.6            | V    |
|                                                      |     | AS7C4096  | V <sub>IH</sub>              | 2.2  | _       | $V_{CC} + 0.5$ | V    |
| Input voltage                                        |     | AS7C34096 | V <sub>IH</sub>              | 2.0  | _       | $V_{CC} + 0.5$ | V    |
|                                                      |     |           | V <sub>IL</sub> <sup>1</sup> | -0.5 | _       | 0.8            | V    |
| Ambient operating<br>temperaturecommercialindustrial |     |           | T <sub>A</sub>               | 0    | _       | 70             | °C   |
|                                                      |     |           | T <sub>A</sub>               | -40  | _       | 85             | °C   |

1  $V_{IL}$  min = -1.0V for pulse width less than 5ns.

# **DC** operating characteristics (over the operating range)<sup>1</sup>

|                                      |                              |                                                                                             |                        |     | 10       | -1  | 12         | -1  | 15         | -2  | 20         |      |
|--------------------------------------|------------------------------|---------------------------------------------------------------------------------------------|------------------------|-----|----------|-----|------------|-----|------------|-----|------------|------|
| Parameter                            | Symbol                       | <b>Test conditions</b>                                                                      | Device                 | Min | Max      | Min | Max        | Min | Max        | Min | Max        | Unit |
| Input leakage current                | $ \mathbf{I}_{\mathrm{LI}} $ | $V_{CC}$ = Max, $V_{IN}$ = GND to $V_{CC}$                                                  | AS7C4096/<br>AS7C34096 | -   | 1        | _   | 1          | _   | 1          | _   | 1          | μΑ   |
| Output<br>leakage<br>current         | I <sub>LO</sub>              | $V_{CC} = Max, \overline{CE} = V_{IH}$<br>$V_{OUT} = GND \text{ to } V_{CC}$                | AS7C4096/<br>AS7C34096 | _   | 1        | _   | 1          | _   | 1          | _   | 1          | μΑ   |
| Operating<br>power supply<br>current | I <sub>CC</sub>              | $V_{CC} = Max, \overline{CE} < V_{IL}$<br>$f = f_{Max}, I_{OUT} = 0mA$                      | AS7C4096<br>AS7C34096  | -   | -<br>160 | _   | 250<br>130 | _   | 220<br>110 | _   | 180<br>100 | mA   |
| Standby                              | I <sub>SB</sub>              | $V_{CC} = Max, \overline{CE} = V_{IH}$<br>$f = f_{Max}, I_{OUT} = 0mA$                      | AS7C4096<br>AS7C34096  | -   | -<br>60  | -   | 60<br>60   | -   | 60<br>60   | _   | 60<br>60   | mA   |
| power supply<br>current              | I <sub>SB1</sub>             | $\frac{V_{CC} = Max,}{\overline{CE} \ge V_{CC} - 0.2V, V_{IN} \le 0.2V \text{ or } V_{IN}}$ | AS7C4096               | _   | _        |     | 20         |     | 20         | _   | 20         | mA   |
|                                      |                              | $\geq V_{CC} - 0.2V, f = 0$                                                                 | AS7C34096              | -   | 20       | —   | 20         | -   | 20         | —   | 20         |      |
| Output                               | V <sub>OL</sub>              | $I_{OL} = 8 \text{ mA}, V_{CC} = Min$                                                       | AS7C4096/              | _   | 0.4      | _   | 0.4        | _   | 0.4        | _   | 0.4        | V    |
| voltage                              | V <sub>OH</sub>              | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$                                               | AS7C34096              | 2.4 | —        | 2.4 | —          | 2.4 | —          | 2.4 | —          | V    |

# Capacitance (f = 1MHz, $T_A = 25^\circ \text{ C}$ , $V_{CC} = \text{NOMINAL})^2$

| Parameter         | Symbol           | Signals       | Test conditions         | Max | Unit |
|-------------------|------------------|---------------|-------------------------|-----|------|
| Input capacitance | C <sub>IN</sub>  | A, CE, WE, OE | $V_{IN} = 0V$           | 5   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | I/O           | $V_{IN} = V_{OUT} = 0V$ | 7   | pF   |

# AS7C4096 AS7C34096

|                                           | Symbo            | -1  | 10  | -1  | 12  | -1  | 15  | -2  | 20  |      |       |
|-------------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                                 | 1                | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Read cycle time                           | t <sub>RC</sub>  | 10  | _   | 12  | _   | 15  | _   | 20  | _   | ns   |       |
| Address access time                       | t <sub>AA</sub>  | _   | 10  | _   | 12  | _   | 15  | —   | 20  | ns   | 3     |
| Chip enable $(\overline{CE})$ access time | t <sub>ACE</sub> | _   | 10  | _   | 12  | _   | 15  | —   | 20  | ns   | 3     |
| Output enable (OE) access time            | t <sub>OE</sub>  | _   | 5   | -   | 6   | -   | 7   | —   | 8   | ns   |       |
| Output hold from address change           | t <sub>OH</sub>  | 3   | _   | 3   | _   | 3   | _   | 3   | _   | ns   | 5     |
| CE Low to output in low Z                 | t <sub>CLZ</sub> | 3   | -   | 3   | _   | 0   | -   | 0   | -   | ns   | 4, 5  |
| CE High to output in high Z               | t <sub>CHZ</sub> | _   | 5   | -   | 6   | -   | 7   | —   | 9   | ns   | 4,5   |
| OE Low to output in low Z                 | t <sub>OLZ</sub> | 0   | -   | 0   | _   | 0   | -   | 0   | -   | ns   | 4, 5  |
| OE High to output in high Z               | t <sub>OHZ</sub> | _   | 5   | _   | 6   | _   | 7   | _   | 9   | ns   | 4, 5  |
| Power up time                             | t <sub>PU</sub>  | 0   | —   | 0   | _   | 0   | —   | 0   | _   | ns   | 4,5   |
| Power down time                           | t <sub>PD</sub>  | _   | 10  | _   | 12  | _   | 15  | _   | 20  | ns   | 4, 5  |

R

# Read cycle (over the operating range)<sup>3,9</sup>

## Key to switching waveforms

Rising input

Falling input

Undefined/don't care

# Read waveform 1 (address controlled)<sup>3,6,7,9</sup>



# Read waveform 2 (CE, OE controlled)<sup>3,6,8,9</sup>



# AS7C4096 AS7C34096

#### -10 -12 -15 -20 Parameter Symbol Min Max Min Max Min Max Min Max Unit Notes Write cycle time 10 12 15 20 t<sub>WC</sub> \_ \_ \_ \_ ns Chip enable ( $\overline{CE}$ ) to write end 7 8 10 12 \_ ns t<sub>CW</sub> \_ \_ \_ Address setup to write end 7 8 $t_{AW}$ \_ \_ 10 \_ 12 \_ ns 0 Address setup time 0 0 0 t<sub>AS</sub> \_ \_ \_ ns Write pulse width ( $\overline{OE} = high$ ) 10 7 8 12 \_ \_ \_ \_ ns t<sub>WP1</sub> Write pulse width ( $\overline{OE} = low$ 20 10 12 15 ns t<sub>WP2</sub> \_ \_ \_ \_ Address hold from end of write 0 0 0 0 t<sub>AH</sub> \_ ns \_ \_ \_ Write recovery time 0 0 0 0 \_ ns t<sub>WR</sub> \_ \_ \_ Data valid to write end 5 7 9 6 ns \_ t<sub>DW</sub> — \_ \_ Data hold time t<sub>DH</sub> 0 0 0 \_ 0 \_ 4, 5 \_ ns Write enable to output in high Z 0 0 0 0 9 4, 5 5 7 t<sub>WZ</sub> 6 ns Output active from write end 3 3 3 3 4, 5 \_ \_ \_ \_ ns t<sub>OW</sub>

R

## Write cycle (over the operating range)<sup>11</sup>

# Write waveform 1 (WE controlled)<sup>10,11</sup>



# Write waveform 2 (CE controlled)<sup>10,11</sup>





## **AC test conditions**

- Output load: see Figure B or Figure C.
- Input pulse level: GND to 3.0V. See Figures A, B, and C.
- Input rise and fall times: 2 ns. See Figure A.
- Input and output timing reference levels: 1.5V.





#### Notes

- 1 During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CE}$  is required to meet  $I_{SB}$  specification.
- 2 This parameter is sampled, but not 100% tested.
- 3 For test conditions, see AC Test Conditions.
- 4  $t_{CLZ}$  and  $t_{CHZ}$  are specified with  $C_L$  = 5pF as in Figure C. Transition is measured ±500 mV from steady-state voltage.
- 5 This parameter is guaranteed, but not tested.
- $\overline{\text{WE}}$  is HIGH for read cycle.
- 7  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW for read cycle.
- 8 Address valid prior to or coincident with  $\overline{\text{CE}}$  transition Low.
- 9 All read cycle timings are referenced from the last valid address to the first transitioning address.
- 10  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be HIGH during address transitions. Either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  asserting high terminates a write cycle.
- 11 All write cycle timings are referenced from the last valid address to the first transitioning address.
- 12 Not applicable.
- 13 C = 30pF, except at high Z and low Z parameters, where C = 5pF.



## Typical DC and AC characteristics <sup>12</sup>



# Package dimensions



|                | 44-pin ' | TSOP 2   |
|----------------|----------|----------|
| İ              | Min (mm) | Max (mm) |
| Α              |          | 1.2      |
| A <sub>1</sub> | 0.05     | 0.15     |
| A <sub>2</sub> | 0.95     | 1.05     |
| b              | 0.30     | 0.45     |
| c              | 0.12     | 0.21     |
| d              | 18.31    | 18.52    |
| e              | 10.06    | 10.26    |
| H <sub>e</sub> | 11.68    | 11.94    |
| E              | 0.80 (t  | ypical)  |
| 1              | 0.40     | 0.60     |



|                       | <b>36-pin</b> | SOJ 400 |
|-----------------------|---------------|---------|
|                       | Min(mm)       | Max(mm) |
| Α                     | .128          | 0.148   |
| A <sub>1</sub>        | 0.025         | —       |
| A <sub>2</sub>        | 0.105         | 0.115   |
| b                     | 0.015         | 0.020   |
| <b>b</b> <sub>1</sub> | 0.026         | 0.032   |
| с                     | 0.007         | 0.013   |
| D                     | .920          | .930    |
| e                     | 0.045         | 0.055   |
| <b>E1</b>             | 0.395         | 0.405   |
| <b>E2</b>             | 0.435         | 0.445   |
| E                     | 0.370         | ) BSC   |

## **Ordering codes**

| Package | Version         | 10 ns          | 12 ns          | 15 ns          | 20 ns          |
|---------|-----------------|----------------|----------------|----------------|----------------|
|         | 5V commercial   | NA             | AS7C4096-12JC  | AS7C4096-15JC  | AS7C4096-20JC  |
| SOJ     | 5V industrial   | NA             | AS7C4096-12JI  | AS7C4096-15JI  | AS7C4096-20JI  |
| 505     | 3.3V commercial | AS7C34096-10JC | AS7C34096-12JC | AS7C34096-15JC | AS7C34096-20JC |
|         | 3.3V industrial | NA             | AS7C34096-12JI | AS7C34096-15JI | AS7C34096-20JI |
|         | 5V commercial   | NA             | AS7C4096-12TC  | AS7C4096-15TC  | AS7C4096-20TC  |
| TSOP 2  | 5V industrial   | NA             | AS7C4096-12TI  | AS7C4096-15TI  | AS7C4096-20TI  |
| 1501 2  | 3.3V commercial | AS7C34096-10TC | AS7C34096-12TC | AS7C34096-15TC | AS7C34096-20TC |
|         | 3.3V industrial | NA             | AS7C34096-12TI | AS7C34096-15TI | AS7C34096-20TI |

Note:

Add suffix "N" to the above part number for lead free devices, Ex. AS7C4096-12JCN

### Part numbering system

| AS7C        | X                                          | 4096             | -XX            | J or T                                   | Х                                                                                 | Ν |
|-------------|--------------------------------------------|------------------|----------------|------------------------------------------|-----------------------------------------------------------------------------------|---|
| SRAM prefix | Voltage:<br>Blank: 5V CMOS<br>3: 3.3V CMOS | Device<br>number | Access<br>time | Packages:<br>J: SOJ 400 mil<br>T: TSOP 2 | Temperature ranges:<br>C: Commercial, 0°C to 70°C<br>I: Industrial, -40°C to 85°C |   |

#### 1/13/05; v.1.9

**Alliance Semiconductor** 

P. 9 of 9

© Copyright Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. Alli and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability or instingement of any intellectual products sincilade to the sage and/or use of Alliance Product sincilading liability or warranties related to the sale and/or use of Alliance products including liability or warranties related to the sale and/or use of Alliance there are available from Alliance). All sales of Alliance products are marantes related to the sale and/or use of Alliance products including liability or warrantes related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance to revers a license under any patent rights, copyrights, mask works rights, trademarks, or any other intellectual property rights, examptions of Sale. The purchase of for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems may take and grees to indemnify Alliance against all claims arising